Difference between revisions of "LB-68B50-02"
Jump to navigation
Jump to search
Blwikiadmin (talk | contribs) (→PLD) |
Blwikiadmin (talk | contribs) (→PLD) |
||
Line 25: | Line 25: | ||
[[file:LB-68B50-02_U2_PLD.PNG]] | [[file:LB-68B50-02_U2_PLD.PNG]] | ||
− | ==== PLD Listing ==== | + | ==== LB-68B50-02_65CXX_PLD PLD Listing ==== |
+ | |||
+ | * 65XX specific | ||
<pre> | <pre> | ||
− | Name LB- | + | Name LB-68B50-02_65CXX_PLD; |
Partno ATF16V8B; | Partno ATF16V8B; | ||
Date 08/19/24; | Date 08/19/24; | ||
Line 34: | Line 36: | ||
Designer DOUG G; | Designer DOUG G; | ||
Company LAND BOARDS LLC; | Company LAND BOARDS LLC; | ||
− | Assembly | + | Assembly LB-68B50-02_65CXX_U2; |
Location Rustbelt, US; | Location Rustbelt, US; | ||
Device G16V8; | Device G16V8; | ||
/* | /* | ||
− | + | 68B50 Control for LB-65CXX-01 CPU board | |
+ | VDA is PH2OUT | ||
+ | PH2OUT high during read/write cycles | ||
+ | 0x8000-0x8FFF - 4KB I/O space | ||
*/ | */ | ||
Line 62: | Line 67: | ||
PIN 19 = ACIAE; | PIN 19 = ACIAE; | ||
− | ACIACS1 = VPB; | + | ACIACS1 = CPUA15 & !CPUA14 & !CPUA13 & !CPUA12 & IOCS & VPB; |
− | ACIACS0 = VPB; | + | ACIACS0 = CPUA15 & !CPUA14 & !CPUA13 & !CPUA12 & IOCS & VPB; |
ACIARS = CPUA0; | ACIARS = CPUA0; | ||
− | ACIAE = VPB; | + | ACIAE = CPUA15 & !CPUA14 & !CPUA13 & !CPUA12 & IOCS & VPB; |
</pre> | </pre> | ||
Revision as of 11:53, 25 August 2024
Contents
Features
- Serial/Parallel I/O Card
- 68B50 UART
- 1.8432 MHz oscillator
- Baud Rate Clock (115,200 baud oscillator)
- Control PLD
- 100x50mm card
Design
ACIA
- 68B50 UART
- Baud Rate Clock (115,200 baud oscillator)
PLD
- Customize PLD per CPU type and to match memory map
LB-68B50-02_65CXX_PLD PLD Listing
- 65XX specific
Name LB-68B50-02_65CXX_PLD; Partno ATF16V8B; Date 08/19/24; Revision 01; Designer DOUG G; Company LAND BOARDS LLC; Assembly LB-68B50-02_65CXX_U2; Location Rustbelt, US; Device G16V8; /* 68B50 Control for LB-65CXX-01 CPU board VDA is PH2OUT PH2OUT high during read/write cycles 0x8000-0x8FFF - 4KB I/O space */ /* Control inputs */ PIN 1 = CPUA15; PIN 2 = CPUA14; PIN 3 = CPUA13; PIN 4 = CPUA12; PIN 5 = CPUA11; PIN 6 = CPUA10; PIN 7 = CPUA1; PIN 8 = CPUA0; PIN 9 = !IOCS; PIN 11 = VDA; PIN 12 = VPB; PIN 14 = !IORQ; /* Address Decode and Chip Select outputs */ PIN 16 = ACIACS1; PIN 17 = ACIACS0; PIN 18 = ACIARS; PIN 19 = ACIAE; ACIACS1 = CPUA15 & !CPUA14 & !CPUA13 & !CPUA12 & IOCS & VPB; ACIACS0 = CPUA15 & !CPUA14 & !CPUA13 & !CPUA12 & IOCS & VPB; ACIARS = CPUA0; ACIAE = CPUA15 & !CPUA14 & !CPUA13 & !CPUA12 & IOCS & VPB;
J2 - FTDI Header)
- 5V levels
- Pinout
- GND
- CTS (in)
- VCC
- TX (out)
- RX (in)
- RTS (out)