Difference between revisions of "R32V2020 Architecture"
Jump to navigation
Jump to search
Blwikiadmin (talk | contribs) (Created page with "= Architectural Overview = * Four physically separate Memory Spaces for Instruction, Data, Stack and Peripherals ** Instruction Space ** R32V...") |
Blwikiadmin (talk | contribs) |
||
Line 1: | Line 1: | ||
= Architectural Overview = | = Architectural Overview = | ||
+ | |||
+ | <video type="youtube">4g-92poVdQo</video> | ||
* Four physically separate Memory Spaces for Instruction, Data, Stack and Peripherals | * Four physically separate Memory Spaces for Instruction, Data, Stack and Peripherals |
Latest revision as of 13:25, 10 April 2022
Architectural Overview
- Four physically separate Memory Spaces for Instruction, Data, Stack and Peripherals
- 32-bits of data and address for Instruction, Data and Stack
- Peripheral space can be byte-word-long values
- Small Opcode set
- Register File
- Arithmetic Logic Unit (ALU)
- Flow control
- Timing Controller
- Instruction Pipeline
- Big vs Little Endian
Ownership
- We all build on the shoulders of giants.
Warning
- No warranty is expressed or implied.