Difference between revisions of "R32V2020 32-bit RISC CPU Design"

From Land Boards Wiki
Jump to navigation Jump to search
Line 5: Line 5:
 
* R32V2020 is [[Why VHDL for the R32V2020|written in VHDL]]
 
* R32V2020 is [[Why VHDL for the R32V2020|written in VHDL]]
 
* R32V2020 is intended to be [[R32V2020 Target Hardware|implemented in an FPGA]]
 
* R32V2020 is intended to be [[R32V2020 Target Hardware|implemented in an FPGA]]
* R32V2020 is intended to be [[Target Hardware|implemented in an FPGA]]
 
 
* R32V2020 is a '''non-'''[https://en.wikipedia.org/wiki/Von_Neumann_architecture Von Neumann architecture] so it may be unfamiliar at first glance.
 
* R32V2020 is a '''non-'''[https://en.wikipedia.org/wiki/Von_Neumann_architecture Von Neumann architecture] so it may be unfamiliar at first glance.
 
** Attempts to avoid the [https://web.archive.org/web/20131212205159/http://aws.linnbenton.edu/cs271c/markgrj/ Von Neumann bottleneck] by having a separate instruction memory space
 
** Attempts to avoid the [https://web.archive.org/web/20131212205159/http://aws.linnbenton.edu/cs271c/markgrj/ Von Neumann bottleneck] by having a separate instruction memory space

Revision as of 13:08, 10 April 2022

R32V2020 - 32-Bit RISC

Details

Ownership

Warning

  • No warranty expressed or implied.